

### **LIN-Transceiver LDO**

### **TLE 6286**

### **Target Data Sheet**

### 1 Overview

### 1.1 Features

- Single-wire transceiver, suitable for LIN protocol
- Transmission rate up to 20 kBaud
- · Compatible to LIN specification
- Compatible to ISO 9141 functions
- Very low current consumption in sleep mode
- Control output for voltage regulator
- Short circuit proof to ground and battery
- Overtemperature protection
- Output voltage tolerance ≤ ± 2 %
- 200 mA output current capability
- Low-drop voltage
- Very low standby current consumption
- Overtemperature protection
- Reverse polarity protection
- Short-circuit proof
- Watchdog
- Wide temperature range
- Suitable for use in automotive electronics



| Туре       | Ordering Code | Package    |
|------------|---------------|------------|
| TLE 6286 G | on request    | P-DSO-16-4 |

## 1.2 Description

The TLE 6286 is a single-wire transceiver with a LDO. It is chip by chip integrated circuit in a P-DSO-16-4 package. It works as an interface between the protocol controller and the physical bus. The TLE 6286 is especially suitable to drive the bus line in LIN systems in automotive and industrial applications. Further it can be used in standard ISO9141 systems.

In order to reduce the current consumption the TLE 6286 offers a sleep operation mode. In this mode a voltage regulator can be controlled in order to minimize the current consumption of the whole application. The on-chip voltage regulator is designed for this



application but it is also possible to use an external voltage regulator. A wake-up caused by a message on the bus enables the voltage regulator and sets the RxD output low until the device is switched to normal operation mode.

The IC is based on the Smart Power Technology SPT® which allows bipolar and CMOS control circuitry in accordance with DMOS power devices existing on the same monolithic circuit.

The TLE 6286 is designed to withstand the severe conditions of automotive applications.

Version 1.02 2 2001-10-15



# 1.3 Pin Configuration (top view)



Figure 1 Pinout

Version 1.02 3 2001-10-15



# 1.4 Pin Definitions and Functions:

| Pin No.  | Symbol           | Function                                                                                                                        |
|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------|
| 1,8,9,16 | GND              | Ground; place to cooling tabs to improve thermal behavior                                                                       |
| 2        | RD               | Reset delay; connected to ground with capacitor                                                                                 |
| 3        | WD               | Window Watchdog; rising-edge triggered, for monitoring a microcontroller                                                        |
| 4        | V <sub>CC</sub>  | <b>5V Output;</b> connected to GND with 22 $\mu$ F capacitor, ESC<3 $\Omega$                                                    |
| 5        | INHO             | Inhibit LIN Output; to control a voltage regulator                                                                              |
| 6        | RxD              | <b>Receive Data Output</b> ; internal 30kΩ pull up to Vs, LOW in dominat state                                                  |
| 7        | ENLIN            | <b>Enable LIN Input</b> ; integrated 30kΩ pull down, transceiver in normal operation mode when HIGH                             |
| 10       | V <sub>s</sub>   | <b>5V Supply Input</b> ; V <sub>CC</sub> input to supply the LIN transceiver                                                    |
| 11       | TxD              | Transmit Data Input; internal $30k\Omega$ pull up to Vs, LOW in dominant state                                                  |
| 12       | BUS              | <b>LIN BUS Output/Input</b> ; internal $30k\Omega$ pull up to Vs, LOW in dominant state                                         |
| 13       | V <sub>BAT</sub> | Battery Supply Input; a reverse current protection diode is required, block GND with 100nF ceramic capacitor and 22μF capacitor |
| 14       | INHI             | Inhibit Voltage Regulator Input; TTL compatible, low active input                                                               |
| 15       | RO               | Reset Output; open collector output connected to the output via a resistor of $30k\Omega$                                       |



# 1.5 Functional Block Diagram



Figure 2 Block Diagram



### 2 Circuit Description

The TLE 6286 is a single-wire transceiver combined with a LDO. It is a chip by chip integrated circuit in a P-DSO-16-4 package. It works as an interface between the protocol controller and the physical bus. The TLE 6286 is especially suitable to drive the bus line in LIN systems in automotive and industrial applications. Further it can be used in standard ISO9141 systems. The on-chip voltage regulator with watchdog is designed for sleep mode applications but it is also possible to use an external voltage regulator.



Figure 3 Operation Mode State Diagram

### 2.1 Operation Modes

In order to reduce the current consumption the TLE 6286 offers a sleep operation mode. This mode is selected by switching the enable input EN low (see **figure 3**, state diagram). In the sleep mode a voltage regulator can be controlled via the INH output in order to minimize the current consumption of the whole application. A wake-up caused by a message on the communication bus automatically enables the voltage regulator by switching the INH output high. In parallel the wake-up is indicated by setting the RxD output low. When entering the normal mode this wake-up flag is reset and the RxD output is released to transmit the bus data.



In case the voltage regulator control input is not connected to INH output or the microcontroller is active respectively, the TLE6286 can be set in normal operation mode without a wake-up via the communication bus.

### 2.2 LIN Transceiver

The LIN Transceiver has already a pull up resistor of  $30k\Omega$  as termination implemented. There is also a diode in this path, to protect the circuit from feedback of voltages from the bus line to the power supply. To configure the TLE 6286 as a master node, an additional external termination resistor of  $1k\Omega$  is required. To avoid reverse currents from the bus line into the battery supply line in case of an unpowered node, it is also recommended to place a diode in series to the external pull up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1nF in the master node (see figure 6, application circuit).

An capacitor of  $10\mu\text{F}$  at the supply voltage input  $V_S$  buffers the input voltage. In combination with the required reverse polarity diode this prevents the device from detecting power down conditions in case of negative transients on the supply line.

### 2.3 Voltage Regulator

The control amplifier compares a reference voltage, which is kept highly accurate by resistance adjustment, to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any over-saturation of the power element. If the externally scaled down output voltage at the reset threshold input drops below 1.35 V, the external reset delay capacitor is discharged by the reset generator. When the voltage of the capacitor reaches the lower threshold  $V_{\rm DRL}$ , a reset signal occurs at the reset output and is held until the upper threshold  $V_{\rm DRL}$ , a reset signal occurs at the reset output and is held until the upper threshold  $V_{\rm DRL}$  is exceeded. If the reset threshold input is connected to GND, reset is triggered at an output voltage of typ. 4.65 V. A connected microcontroller will be monitored through the watchdog logic. In case of missing pulses at pin W, the reset output is set to low. The pulse sequence time can be set in a wide range with the reset delay capacitor. The IC can be switched at the TTL-compatible, low-active inhibit input. The IC also incorporates a number of internal circuits for protection against overload, overtemperature, reverse polarity

### 2.4 Input Capacitor

The input capacitor  $C_{\text{I}}$  is necessary for compensation of line influences. Using a resistor of approx. 1  $\Omega$  in series with  $C_{\text{I}}$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor is necessary for the stability of the regulating circuit. Stability is guaranteed at values  $\geq$  22  $\mu$ F and an ESR of  $\leq$  3  $\Omega$  within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted.

Version 1.02 7 2001-10-15



### 2.5 Reset Timing

The power-on reset delay time is defined by the charging time of an external capacitor  $C_D$  which can be calculated as follows:

$$C_{\rm D} = (t_{\rm rd} \times I_{\rm D.ch})/\Delta V$$

Definitions: $C_D$  = delay capacitor

 $t_{\rm rd}$  = reset delay time

 $I_{\rm D,ch}$  = charge current, typical 60  $\mu A$ 

 $\Delta V = V_{DU}$ , typical 1.70 V

 $V_{\rm DU}$  = upper delay switching threshold at  $C_{\rm D}$  for reset delay time

### 2.6 Watchdog Timing

The frequency of the watchdog pulses has to be higher than the minimum pulse sequence which is set by the external reset delay capacitor  $C_D$ . Calculation can be done according to the formulas given in **Figure 5**.



### 3 Electrical Characteristics

# 3.1 Absolute Maximum Ratings

| Parameter                                  | Symbol           | Limit | Values                | Unit | Remarks                                 |
|--------------------------------------------|------------------|-------|-----------------------|------|-----------------------------------------|
|                                            |                  | min.  | max.                  |      |                                         |
| Voltages                                   |                  |       |                       |      |                                         |
| Supply voltage                             | $V_{\sf CC}$     | -0.3  | 6                     | V    |                                         |
| Battery supply voltage                     | $V_{\mathtt{S}}$ | -0.3  | 40                    | V    |                                         |
| Bus input voltage                          | $V_{bus}$        | -20   | 32                    | V    |                                         |
| Bus input voltage                          | $V_{bus}$        | -20   | 40                    | V    | t < 1 s                                 |
| Logic voltages at EN, TxD, RxD             | $V_{I}$          | -0.3  | V <sub>CC</sub> + 0.3 | V    | $0 \text{ V} < V_{CC} < 5.5 \text{ V}$  |
| Input voltages at INH                      | $V_{INH}$        | -0.3  | V <sub>S</sub> + 0.3  | V    |                                         |
| Output current at INH                      | $I_{INH}$        |       | 1                     | mA   |                                         |
| Reset output voltage                       | $V_{R}$          | - 0.3 | 42                    | V    | _                                       |
| Reset delay voltage                        | $V_{D}$          | - 0.3 | 42                    | V    |                                         |
| Output voltage Vcc                         | $V_{Q}$          | - 0.3 | 7                     | V    | _                                       |
| INHIBIT voltage                            | $V_{INH}$        | - 42  | 45                    | V    | _                                       |
| Watchdog voltage                           | $V_{W}$          | - 0.3 | 6                     | V    | _                                       |
| Electrostatic discharge voltage at Vs, Bus | $V_{ESD}$        | -4    | 4                     | kV   | human body model<br>(100 pF via 1.5 kΩ) |
| Electrostatic discharge voltage            | $V_{ESD}$        | -2    | 2                     | kV   | human body model<br>(100 pF via 1.5 kΩ) |
| Temperatures                               |                  |       |                       |      |                                         |
| Junction temperature                       | $T_{j}$          | -40   | 150                   | °C   | _                                       |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.

Version 1.02 9 2001-10-15



# 3.2 Operating Range

| Parameter              | Symbol           | Limit Values |      | Unit | Remarks |
|------------------------|------------------|--------------|------|------|---------|
|                        |                  | min.         | max. |      |         |
| Supply voltage         | $V_{\sf CC}$     | 4.5          | 5.5  | ٧    |         |
| Battery Supply Voltage | $V_{\mathtt{S}}$ | 6            | 20   | ٧    |         |
| Junction temperature   | $T_{\rm j}$      | - 40         | 150  | °C   | _       |

# Thermal Shutdown (junction temperature)

| Thermal shutdown temp. | $T_{jSD}$  | 150 | 170 | 190 | °C |
|------------------------|------------|-----|-----|-----|----|
| Thermal shutdown hyst. | $\Delta T$ | _   | 10  | _   | K  |

## **Thermal Resistances**

| Junction ambient | $R_{thj-a}$ | _ | 115 | K/W | _ |
|------------------|-------------|---|-----|-----|---|

Version 1.02 10 2001-10-15



### 3.3 Electrical Characteristics

4.5 V <  $V_{\rm CC}$  < 5.5 V; 6.0 V <  $V_{\rm S}$  < 20 V; R<sub>L</sub> = 1 k $\Omega$ ;  $V_{\rm EN}$  >  $V_{\rm EN,ON}$ ; -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Remarks |
|-----------|--------|--------------|------|------|------|---------|
|           |        | min.         | typ. | max. |      |         |

### **Current Consumption**

| Current consumption | $I_{CC}$          | 0.5 | 1.5 | mA | recessive state;<br>V <sub>TxD</sub> = V <sub>CC</sub> |
|---------------------|-------------------|-----|-----|----|--------------------------------------------------------|
| Current consumption | $I_{\mathtt{S}}$  | 0.5 | 1.0 | mA | recessive state;<br>V <sub>TxD</sub> = V <sub>CC</sub> |
| Current consumption | $I_{\mathtt{CC}}$ | 0.7 | 2.0 | mA | dominant state;<br>V <sub>TxD</sub> = 0 V              |
| Current consumption | $I_{\mathbb{S}}$  | 0.7 | 1.5 | mA | dominant state;<br>V <sub>TxD</sub> = 0 V              |
| Current consumption | $I_{\mathbb{S}}$  | 20  | 30  | μΑ | sleep mode;<br>T <sub>j</sub> = 25 °C                  |
| Current consumption | $I_{\mathbb{S}}$  | 20  | 40  | μΑ | sleep mode                                             |

# Receiver Output R×D

| HIGH level output current | $I_{RD,H}$ |     | -0.7 | -0.4 | mA | $V_{RD} = 0.8 \text{ x V}_{CC},$    |
|---------------------------|------------|-----|------|------|----|-------------------------------------|
| LOW level output current  | $I_{RD,L}$ | 0.4 | 0.7  |      | mA | $V_{\rm RD}$ = 0.2 x $V_{\rm CC}$ , |

### **Bus receiver**

| Receiver threshold voltage, recessive to dominant edge | $V_{bus,rd}$     | 0.44<br>x V <sub>S</sub> | 0.48<br>x V <sub>S</sub> |                          | V  | $-8 \text{ V} < V_{\text{bus}} < V_{\text{bus,dom}}$                  |
|--------------------------------------------------------|------------------|--------------------------|--------------------------|--------------------------|----|-----------------------------------------------------------------------|
| Receiver threshold voltage, dominant to recessive edge | $V_{ m bus,dr}$  |                          | 0.52<br>x V <sub>S</sub> | 0.56<br>x V <sub>S</sub> | V  | $V_{\rm bus,rec} < V_{\rm bus} < 20 \text{ V}$                        |
| Receiver hysteresis                                    | $V_{ m bus,hys}$ | 0.02<br>x V <sub>S</sub> | 0.04<br>x V <sub>S</sub> | 0.06<br>x V <sub>S</sub> | mV | V <sub>bus,hys</sub> =<br>V <sub>bus,rec</sub> - V <sub>bus,dom</sub> |
| wake-up threshold voltage                              | $V_{\sf wake}$   | 0.40<br>x V <sub>S</sub> | 0.55<br>x V <sub>S</sub> | 0.70<br>x V <sub>S</sub> | V  |                                                                       |

## Transmission Input T×D

| HIGH level input voltage threshold | $V_{TD,H}$   |     | 2.9 | $0.7 	ext{ x}$ $V_{\mathrm{CC}}$ | V  | recessive state |
|------------------------------------|--------------|-----|-----|----------------------------------|----|-----------------|
| TxD input hysteresis               | $V_{TD,hys}$ | 300 | 600 |                                  | mV |                 |

Version 1.02 11 2001-10-15



4.5 V <  $V_{\rm CC}$  < 5.5 V; 6.0 V <  $V_{\rm S}$  < 20 V; R<sub>L</sub> = 1 k $\Omega$ ;  $V_{\rm EN}$  >  $V_{\rm EN,ON}$ ; -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                         | Symbol     | Limit Values                    |      |      | Unit | Remarks                    |
|-----------------------------------|------------|---------------------------------|------|------|------|----------------------------|
|                                   |            | min.                            | typ. | max. |      |                            |
| LOW level input voltage threshold | $V_{TD,L}$ | $0.3 \text{ x}$ $V_{\text{CC}}$ | 2.1  |      | V    | dominant state             |
| TxD pull up current               | $I_{TD}$   | -150                            | -110 | -80  | μΑ   | V <sub>TxD</sub> < 0.3 Vcc |

### **Bus transmitter**

| Bus recessive output voltage | $V_{ m bus,rec}$ | 0.9 x<br>V <sub>S</sub> |      | $V_{S}$ | V  | $V_{TxD} = V_{CC}$                                                                                                     |
|------------------------------|------------------|-------------------------|------|---------|----|------------------------------------------------------------------------------------------------------------------------|
| Bus dominant output voltage  | $V_{ m bus,dom}$ | 0                       |      | 1.5     | V  | V <sub>TxD</sub> = 0 V;                                                                                                |
| Bus short circuit current    | $I_{bus,sc}$     | 40                      | 85   | 125     | mA | V <sub>bus,short</sub> = 13.5 V                                                                                        |
| Leakage current              | $I_{bus,lk}$     | -350                    | -100 |         | μΑ | $V_{\text{CC}} = 0 \text{ V}, V_{\text{S}} = 0 \text{ V}, V_{\text{bus}} = -8 \text{ V}, T_{\text{j}} < 85 \text{ °C}$ |
|                              |                  |                         | 5    | 20      | μΑ | $V_{\text{CC}} = 0 \text{ V}, V_{\text{S}} = 0 \text{ V}, V_{\text{bus}} = 20 \text{ V}, T_{\text{j}} < 85 \text{ °C}$ |
| Bus pull up resistance       | R <sub>bus</sub> | 20                      | 30   | 47      | kΩ |                                                                                                                        |

# **Enable input (pin ENLIN)**

| HIGH level input voltage threshold | $V_{EN,on}$  |                               | 2.8 | $0.7 	ext{ x}$ $V_{\text{CC}}$ | V  | normal mode    |
|------------------------------------|--------------|-------------------------------|-----|--------------------------------|----|----------------|
| LOW level input voltage threshold  | $V_{EN,off}$ | $0.3 	ext{ x}$ $V_{	ext{CC}}$ | 2.2 |                                | V  | low power mode |
| EN input hysteresis                | $V_{EN,hys}$ | 300                           | 600 |                                | mV |                |
| EN pull down resistance            | $R_{EN}$     | 15                            | 30  | 60                             | kΩ |                |

# Inhibit output (pin INHO)

| HIGH level drop voltage $\Delta V_{INH} = V_{S} - V_{INH}$ | $\Delta V_{INH}$ |       | 0.5 | 1.0 | V  | I <sub>INH</sub> = - 0.15 mA                |
|------------------------------------------------------------|------------------|-------|-----|-----|----|---------------------------------------------|
| Leakage current                                            | $I_{INH,Ik}$     | - 5.0 |     | 5.0 | μΑ | sleep mode; $V_{\text{INHO}} = 0 \text{ V}$ |

Version 1.02 12 2001-10-15



4.5 V <  $V_{\rm CC}$  < 5.5 V; 6.0 V <  $V_{\rm S}$  < 20 V; R<sub>L</sub> = 1 k $\Omega$ ;  $V_{\rm EN}$  >  $V_{\rm EN,ON}$ ; -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter | Symbol | Lir  | Limit Values |      |  | Remarks |
|-----------|--------|------|--------------|------|--|---------|
|           |        | min. | typ.         | max. |  |         |

# Vcc Output (pin Vcc)

| Output voltage                                           | $V_{Q}$                                                     | 4.90             | 5.00            | 5.10                   | V                    | 5 mA $\leq I_Q \leq$ 150 mA;<br>6 V $\leq V_l \leq$ 28 V                                                                                                     |
|----------------------------------------------------------|-------------------------------------------------------------|------------------|-----------------|------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Output voltage                                           | $V_{Q}$                                                     | 4.90             | 5.00            | 5.10                   | V                    | 6 V $\leq V_{\rm I} \leq$ 32 V;<br>$I_{\rm Q} = 100$ mA;<br>$T_{\rm j} = 100$ °C                                                                             |
| Output current                                           | $I_{Q}$                                                     | 200              | 250             | _                      | mA                   | 1)                                                                                                                                                           |
| Current consumption; $I_{\rm q} = I_{\rm l} - I_{\rm Q}$ | $egin{array}{c} I_{q} & & & & & & & & & & & & & & & & & & $ | _<br>_<br>_<br>_ | 900<br>10<br>15 | 50<br>1300<br>18<br>23 | μΑ<br>μΑ<br>mA<br>mA | $V_{\text{INH}} = 0$<br>$I_{\text{Q}} = 0 \text{ mA}$<br>$I_{\text{Q}} = 150 \text{ mA}$<br>$I_{\text{Q}} = 150 \text{ mA}$ ; $V_{\text{I}} = 4.5 \text{ V}$ |
| Drop voltage                                             | $V_{dr}$                                                    | _                | 0.35            | 0.50                   | V                    | $I_{\rm Q} = 150 \; {\rm mA}^{1)}$                                                                                                                           |
| Load regulation                                          | $\Delta V_{Q,lo}$                                           | _                | _               | 25                     | mV                   | $I_{\rm Q}$ = 5 mA to 150 mA                                                                                                                                 |
| Line regulation                                          | $\Delta V_{Q.li}$                                           | _                | 3               | 25                     | mV                   | $V_{\rm I} = 6 \text{ V to } 28 \text{ V};$<br>$I_{\rm Q} = 150 \text{ mA}$                                                                                  |
| Power Supply Ripple<br>Rejection                         | PSRR                                                        | _                | 54              | _                      | dB                   | $f_{\rm r}$ = 100 Hz; $V_{\rm r}$ = 0.5 $V_{\rm PP}$                                                                                                         |

# **Reset Genarator (pin RD)**

|                              | 1             |      | ı    | T    | 1  |                         |
|------------------------------|---------------|------|------|------|----|-------------------------|
| Switching threshold          | $V_{Q,rt}$    | 4.5  | 4.65 | 4.8  | V  |                         |
| Reset adjust threshold       | $V_{RADJ,th}$ | 1.26 | 1.35 | 1.44 | V  | V <sub>Q</sub> > 3.5 V  |
| Reset low voltage            | $V_{RO,I}$    | _    | 0.10 | 0.40 | V  | I <sub>RO</sub> = 1 mA  |
| Saturation voltage           | $V_{D,sat}$   | _    | 50   | 100  | mV | $V_{Q} < V_{R,th}$      |
| Upper timing threshold       | $V_{DU}$      | 1.45 | 1.70 | 2.05 | V  | _                       |
| Lower reset timing threshold | $V_{DRL}$     | 0.20 | 0.35 | 0.55 | V  | _                       |
| Charge current               | $I_{D,ch}$    | 40   | 60   | 85   | μΑ | _                       |
| Reset delay time             | $t_{\sf rd}$  | 1.3  | 2.8  | 4.1  | ms | C <sub>D</sub> = 100 nF |
| Reset reaction time          | $t_{rr}$      | 0.5  | 1.2  | 4    | μs | C <sub>D</sub> = 100 nF |

Version 1.02 13 2001-10-15



 $4.5 \text{ V} < V_{\text{CC}} < 5.5 \text{ V}$ ;  $6.0 \text{ V} < V_{\text{S}} < 20 \text{ V}$ ;  $R_{\text{L}} = 1 \text{ k}\Omega$ ;  $V_{\text{EN}} > V_{\text{EN,ON}}$ ;  $-40 \,^{\circ}\text{C} < T_{\text{j}} < 125 \,^{\circ}\text{C}$ ; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter | Symbol | Limit Values |      |      | Unit | Remarks |
|-----------|--------|--------------|------|------|------|---------|
|           |        | min.         | typ. | max. |      |         |

## Watchdog (pin WD)

| Discharge current      | $I_{D,wd}$  | 4.40 | 6.25 | 9.10 | μΑ | V <sub>D</sub> = 1.0 V  |
|------------------------|-------------|------|------|------|----|-------------------------|
| Upper timing threshold | $V_{DU}$    | 1.45 | 1.70 | 2.05 | V  | _                       |
| Lower timing threshold | $V_{DWL}$   | 0.20 | 0.35 | 0.55 | V  | _                       |
| Watchdog trigger time  | $T_{WI,tr}$ | 16   | 22.5 | 27   | ms | C <sub>D</sub> = 100 nF |

# **Inhibit Input (INHI)**

| Switching voltage | $V_{INH,ON}$  | 3.6 | _  | _   | V  | IC turned on                  |
|-------------------|---------------|-----|----|-----|----|-------------------------------|
| Turn-OFF voltage  | $V_{INH,OFF}$ | _   | _  | 0.8 | V  | IC turned off                 |
| Input current     | $I_{INH}$     | 5   | 10 | 25  | μΑ | <i>V</i> <sub>INH</sub> = 5 V |

**Note:** The reset output is low within the range  $V_{\rm Q}$  = 1 V to  $V_{\rm Q,rt}$  <sup>1)</sup>Drop voltage =  $V_{\rm i} - V_{\rm Q}$  (measured when the output voltage has dropped 100 mV from the nominal value obtained at 6 V input)

Version 1.02 14 2001-10-15



4.5 V <  $V_{\rm CC}$  < 5.5 V; 6.0 V <  $V_{\rm S}$  < 20 V; R<sub>L</sub> = 1 k $\Omega$ ;  $V_{\rm EN}$  >  $V_{\rm EN,ON}$ ; -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter | Symbol | Lin  | Limit Values |      |  | Remarks |
|-----------|--------|------|--------------|------|--|---------|
|           |        | min. | typ.         | max. |  |         |

# **Dynamic Transceiver Characteristics**

|                                                           |                      | 1  | 1    | 1   |      | T                                                                                                                                                |
|-----------------------------------------------------------|----------------------|----|------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| falling edge slew rate                                    | $S_{bus(L)}$         | -3 | -2.0 | -1  | V/µs | $80\% > V_{bus} > 20\%$<br>$C_{bus} = 3.3 \text{ nF};$<br>$T_{ambient} < 85 ^{\circ}\text{C};$<br>$V_{CC} = 5 \text{ V}; V_{S} = 13.5 \text{ V}$ |
| rising edge slew rate                                     | $S_{bus(H)}$         | 1  | 1.5  | 3   | V/µs | 20% < V <sub>bus</sub> < 80%<br>C <sub>bus</sub> = 3.3 nF;<br>V <sub>CC</sub> = 5 V; V <sub>S</sub> = 13.5 V                                     |
| Propagation delay TxD-to-RxD LOW (recessive to dominant)  | $t_{d(L),TR}$        | 2  | 5    | 10  | μs   | $C_{\text{bus}} = 3.3 \text{nF};$<br>$V_{\text{CC}} = 5 \text{ V}; V_{\text{S}} = 13.5 \text{ V}$<br>$C_{\text{RxD}} = 20 \text{ pF}$            |
| Propagation delay TxD-to-RxD HIGH (dominant to recessive) | t <sub>d(H),TR</sub> | 2  | 5    | 10  | μs   | $C_{\text{bus}} = 3.3 \text{ nF};$<br>$V_{\text{CC}} = 5 \text{ V}; V_{\text{S}} = 13.5 \text{ V}$<br>$C_{\text{RxD}} = 20 \text{ nF}$           |
| Propagation delay TxD LOW to bus                          | $t_{d(L),T}$         |    | 1    | 4   | μs   | V <sub>CC</sub> = 5 V                                                                                                                            |
| Propagation delay TxD HIGH to bus                         | t <sub>d(H),T</sub>  |    | 1    | 4   | μs   | V <sub>CC</sub> = 5 V                                                                                                                            |
| Propagation delay bus dominant to RxD LOW                 | $t_{d(L),R}$         |    | 1    | 4   | μs   | $V_{CC} = 5V;$ $C_{RxD} = 20pF$                                                                                                                  |
| Propagation delay bus recessive to RxD HIGH               | $t_{d(H),R}$         |    | 1    | 4   | μs   | V <sub>CC</sub> = 5 V;<br>C <sub>RxD</sub> = 20 pF                                                                                               |
| Receiver delay symmetry                                   | t <sub>sym,R</sub>   | -2 |      | 2   | μs   | $t_{\text{sym,R}} = t_{d(L),R} - t_{d(H),R}$                                                                                                     |
| Transmitter delay symmetry                                | $t_{\text{sym,T}}$   | -2 |      | 2   | μs   | $t_{\text{sym,T}} = t_{d(L),T} - t_{d(H),T}$                                                                                                     |
| Wake-up delay time                                        | t <sub>wake</sub>    | 30 | 100  | 200 | μs   |                                                                                                                                                  |
|                                                           |                      |    |      |     |      |                                                                                                                                                  |

Version 1.02 15 2001-10-15



# 4 Diagrams



Figure 4 Time Response, Watchdog with High-Frequency Clock



Figure 5 Timing of the Watchdog FunctionReset

Version 1.02 16 2001-10-15



# 5 Application



Figure 6 Application Circuit



# 6 Package Outlines

# P-DSO-16-4 (Plastic Dual Small Outline Package) Pictures of the housing will be added in near future!

### **Sorts of Packing**

Package outlines for tubes, trays etc. are contained in our Data Book "Package Information".

SMD = Surface Mounted Device

Dimensions in mm



Edition 1999-10-12

Published by Infineon Technologies AG St.-Martin-Strasse 53 D-81541 München © Infineon Technologies AG1999 All Rights Reserved.

### Attention please!

The information herein is given to describe certain components and shall not be considered as warranted characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

Infineon Technologies is an approved CECC manufacturer.

### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office in Germany or our Infineon Technologies Representatives worldwide (see address list).

### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.

Version 1.02 19 2001-10-15